From df913c6d8a6d9fc4b0cb5146603b50d26c8f08ed Mon Sep 17 00:00:00 2001 From: Alvin Chang Date: Wed, 2 Aug 2023 15:48:53 +0800 Subject: [PATCH] core: arm: Rename primary_init_intc() to boot_primary_init_intc() Since interrupt controllers are usually initialized in boot stage, rename primary_init_intc() to boot_primary_init_intc(). Signed-off-by: Alvin Chang Acked-by: Jens Wiklander Acked-by: Jerome Forissier --- core/arch/arm/kernel/boot.c | 4 ++-- core/arch/arm/plat-aspeed/platform_ast2600.c | 2 +- core/arch/arm/plat-aspeed/platform_ast2700.c | 2 +- core/arch/arm/plat-bcm/main.c | 2 +- core/arch/arm/plat-corstone1000/main.c | 2 +- core/arch/arm/plat-imx/main.c | 2 +- core/arch/arm/plat-imx/pm/cpuidle-imx7d.c | 2 +- core/arch/arm/plat-imx/pm/imx7_suspend.c | 2 +- core/arch/arm/plat-k3/main.c | 2 +- core/arch/arm/plat-ls/main.c | 2 +- core/arch/arm/plat-marvell/main.c | 2 +- core/arch/arm/plat-mediatek/main.c | 2 +- core/arch/arm/plat-nuvoton/main.c | 2 +- core/arch/arm/plat-rcar/main.c | 2 +- core/arch/arm/plat-rockchip/main.c | 2 +- core/arch/arm/plat-rzn1/main.c | 2 +- core/arch/arm/plat-sam/main.c | 2 +- core/arch/arm/plat-sprd/main.c | 2 +- core/arch/arm/plat-stm/main.c | 2 +- core/arch/arm/plat-stm32mp1/main.c | 2 +- core/arch/arm/plat-sunxi/main.c | 2 +- core/arch/arm/plat-synquacer/main.c | 2 +- core/arch/arm/plat-ti/a9_plat_init.S | 2 +- core/arch/arm/plat-ti/main.c | 2 +- core/arch/arm/plat-totalcompute/main.c | 2 +- core/arch/arm/plat-uniphier/main.c | 2 +- core/arch/arm/plat-versal/main.c | 2 +- core/arch/arm/plat-vexpress/main.c | 4 ++-- core/arch/arm/plat-zynq7k/main.c | 2 +- core/arch/arm/plat-zynqmp/main.c | 2 +- core/arch/riscv/kernel/boot.c | 4 ++-- core/include/kernel/boot.h | 2 +- 32 files changed, 35 insertions(+), 35 deletions(-) diff --git a/core/arch/arm/kernel/boot.c b/core/arch/arm/kernel/boot.c index 15e4950ebca..241d981950a 100644 --- a/core/arch/arm/kernel/boot.c +++ b/core/arch/arm/kernel/boot.c @@ -95,7 +95,7 @@ __weak void plat_primary_init_early(void) DECLARE_KEEP_PAGER(plat_primary_init_early); /* May be overridden in plat-$(PLATFORM)/main.c */ -__weak void primary_init_intc(void) +__weak void boot_primary_init_intc(void) { } @@ -1199,7 +1199,7 @@ void __weak boot_init_primary_late(unsigned long fdt, IMSG("WARNING: This ARM core does not have NMFI enabled, no need for workaround"); } - primary_init_intc(); + boot_primary_init_intc(); init_vfp_nsec(); if (IS_ENABLED(CFG_NS_VIRTUALIZATION)) { IMSG("Initializing virtualization support"); diff --git a/core/arch/arm/plat-aspeed/platform_ast2600.c b/core/arch/arm/plat-aspeed/platform_ast2600.c index 5158467ba93..f8b359c8060 100644 --- a/core/arch/arm/plat-aspeed/platform_ast2600.c +++ b/core/arch/arm/plat-aspeed/platform_ast2600.c @@ -60,7 +60,7 @@ register_ddr(CFG_DRAM_BASE, CFG_DRAM_SIZE); static struct serial8250_uart_data console_data; -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GIC_BASE + GICC_OFFSET, GIC_BASE + GICD_OFFSET); } diff --git a/core/arch/arm/plat-aspeed/platform_ast2700.c b/core/arch/arm/plat-aspeed/platform_ast2700.c index 6e8982953d9..a1b3ac42c0e 100644 --- a/core/arch/arm/plat-aspeed/platform_ast2700.c +++ b/core/arch/arm/plat-aspeed/platform_ast2700.c @@ -18,7 +18,7 @@ register_ddr(CFG_DRAM_BASE, CFG_DRAM_SIZE); static struct serial8250_uart_data console_data; -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(0, GICD_BASE); } diff --git a/core/arch/arm/plat-bcm/main.c b/core/arch/arm/plat-bcm/main.c index 5410b030418..d6f37fa1f14 100644 --- a/core/arch/arm/plat-bcm/main.c +++ b/core/arch/arm/plat-bcm/main.c @@ -72,7 +72,7 @@ void console_init(void) CFG_BCM_ELOG_AP_UART_LOG_SIZE); } -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(0, GICD_BASE); } diff --git a/core/arch/arm/plat-corstone1000/main.c b/core/arch/arm/plat-corstone1000/main.c index d192c60baa8..846b60116a8 100644 --- a/core/arch/arm/plat-corstone1000/main.c +++ b/core/arch/arm/plat-corstone1000/main.c @@ -21,7 +21,7 @@ register_phys_mem_pgdir(MEM_AREA_IO_SEC, CONSOLE_UART_BASE, PL011_REG_SIZE); register_phys_mem_pgdir(MEM_AREA_IO_SEC, GICD_BASE, GIC_DIST_REG_SIZE); register_phys_mem_pgdir(MEM_AREA_IO_SEC, GICC_BASE, GIC_CPU_REG_SIZE); -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GICC_BASE, GICD_BASE); } diff --git a/core/arch/arm/plat-imx/main.c b/core/arch/arm/plat-imx/main.c index dd700e4906a..e75e15fe103 100644 --- a/core/arch/arm/plat-imx/main.c +++ b/core/arch/arm/plat-imx/main.c @@ -106,7 +106,7 @@ void console_init(void) #endif } -void primary_init_intc(void) +void boot_primary_init_intc(void) { #ifdef GICD_BASE gic_init(0, GICD_BASE); diff --git a/core/arch/arm/plat-imx/pm/cpuidle-imx7d.c b/core/arch/arm/plat-imx/pm/cpuidle-imx7d.c index 9269b596f76..ef2af84f383 100644 --- a/core/arch/arm/plat-imx/pm/cpuidle-imx7d.c +++ b/core/arch/arm/plat-imx/pm/cpuidle-imx7d.c @@ -214,7 +214,7 @@ int imx7d_lowpower_idle(uint32_t power_state __unused, if (!get_core_pos()) plat_primary_init_early(); - primary_init_intc(); + boot_primary_init_intc(); gic_inited = 1; DMSG("=== Back from Suspended ===\n"); } else { diff --git a/core/arch/arm/plat-imx/pm/imx7_suspend.c b/core/arch/arm/plat-imx/pm/imx7_suspend.c index af5cf84559f..7388fcffaf3 100644 --- a/core/arch/arm/plat-imx/pm/imx7_suspend.c +++ b/core/arch/arm/plat-imx/pm/imx7_suspend.c @@ -63,7 +63,7 @@ int imx7_cpu_suspend(uint32_t power_state __unused, uintptr_t entry, /* Set entry for back to Linux */ nsec->mon_lr = (uint32_t)entry; - primary_init_intc(); + boot_primary_init_intc(); DMSG("=== Back from Suspended ===\n"); diff --git a/core/arch/arm/plat-k3/main.c b/core/arch/arm/plat-k3/main.c index ca78d3fd5e5..531da533e4a 100644 --- a/core/arch/arm/plat-k3/main.c +++ b/core/arch/arm/plat-k3/main.c @@ -32,7 +32,7 @@ register_phys_mem_pgdir(MEM_AREA_IO_SEC, SEC_PROXY_RT_BASE, SEC_PROXY_RT_SIZE); register_ddr(DRAM0_BASE, DRAM0_SIZE); register_ddr(DRAM1_BASE, DRAM1_SIZE); -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GICC_BASE, GICD_BASE); } diff --git a/core/arch/arm/plat-ls/main.c b/core/arch/arm/plat-ls/main.c index e8a6a952000..c60523540e1 100644 --- a/core/arch/arm/plat-ls/main.c +++ b/core/arch/arm/plat-ls/main.c @@ -199,7 +199,7 @@ static void get_gic_offset(uint32_t *offsetc, uint32_t *offsetd) #endif } -void primary_init_intc(void) +void boot_primary_init_intc(void) { paddr_t gic_base = 0; uint32_t gicc_offset = 0; diff --git a/core/arch/arm/plat-marvell/main.c b/core/arch/arm/plat-marvell/main.c index ffd0dba0dd8..a299b21cb3e 100644 --- a/core/arch/arm/plat-marvell/main.c +++ b/core/arch/arm/plat-marvell/main.c @@ -71,7 +71,7 @@ register_phys_mem_pgdir(MEM_AREA_IO_SEC, GICD_BASE, CORE_MMU_PGDIR_SIZE); register_phys_mem_pgdir(MEM_AREA_IO_SEC, GICC_BASE, CORE_MMU_PGDIR_SIZE); #endif -void primary_init_intc(void) +void boot_primary_init_intc(void) { paddr_t gicd_base = 0; paddr_t gicc_base = 0; diff --git a/core/arch/arm/plat-mediatek/main.c b/core/arch/arm/plat-mediatek/main.c index 5cd50cda3d1..2470def4183 100644 --- a/core/arch/arm/plat-mediatek/main.c +++ b/core/arch/arm/plat-mediatek/main.c @@ -25,7 +25,7 @@ register_phys_mem_pgdir(MEM_AREA_IO_SEC, GIC_BASE + GICD_OFFSET, register_phys_mem_pgdir(MEM_AREA_IO_SEC, GIC_BASE + GICC_OFFSET, CORE_MMU_PGDIR_SIZE); -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GIC_BASE + GICC_OFFSET, GIC_BASE + GICD_OFFSET); } diff --git a/core/arch/arm/plat-nuvoton/main.c b/core/arch/arm/plat-nuvoton/main.c index 91084e02401..12ca6e699b7 100644 --- a/core/arch/arm/plat-nuvoton/main.c +++ b/core/arch/arm/plat-nuvoton/main.c @@ -39,7 +39,7 @@ static void print_version(void) IMSG(COLOR_NORMAL); } -void primary_init_intc(void) +void boot_primary_init_intc(void) { if (IS_ENABLED(CFG_NPCM_DEBUG)) print_version(); diff --git a/core/arch/arm/plat-rcar/main.c b/core/arch/arm/plat-rcar/main.c index 496c8c7b60b..9b443f9abae 100644 --- a/core/arch/arm/plat-rcar/main.c +++ b/core/arch/arm/plat-rcar/main.c @@ -87,7 +87,7 @@ unsigned long plat_get_aslr_seed(void) } #endif -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GICC_BASE, GICD_BASE); } diff --git a/core/arch/arm/plat-rockchip/main.c b/core/arch/arm/plat-rockchip/main.c index b54e7289a45..b7501ddd6b3 100644 --- a/core/arch/arm/plat-rockchip/main.c +++ b/core/arch/arm/plat-rockchip/main.c @@ -22,7 +22,7 @@ register_phys_mem_pgdir(MEM_AREA_IO_NSEC, register_phys_mem_pgdir(MEM_AREA_IO_SEC, GIC_BASE, GIC_SIZE); -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GICC_BASE, GICD_BASE); } diff --git a/core/arch/arm/plat-rzn1/main.c b/core/arch/arm/plat-rzn1/main.c index 2c539f686aa..ac6d88f8edb 100644 --- a/core/arch/arm/plat-rzn1/main.c +++ b/core/arch/arm/plat-rzn1/main.c @@ -40,7 +40,7 @@ void console_init(void) register_serial_console(&console_data.chip); } -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GICC_BASE, GICD_BASE); } diff --git a/core/arch/arm/plat-sam/main.c b/core/arch/arm/plat-sam/main.c index 8bcf14eefa6..503ab0dbd57 100644 --- a/core/arch/arm/plat-sam/main.c +++ b/core/arch/arm/plat-sam/main.c @@ -338,7 +338,7 @@ void plat_primary_init_early(void) matrix_init(); } -void primary_init_intc(void) +void boot_primary_init_intc(void) { if (atmel_saic_setup()) panic("Failed to init interrupts\n"); diff --git a/core/arch/arm/plat-sprd/main.c b/core/arch/arm/plat-sprd/main.c index 6a1c27fd41f..a8e0a129f9c 100644 --- a/core/arch/arm/plat-sprd/main.c +++ b/core/arch/arm/plat-sprd/main.c @@ -45,7 +45,7 @@ register_phys_mem_pgdir(MEM_AREA_IO_SEC, ROUNDDOWN(GIC_BASE + GICD_OFFSET, CORE_MMU_PGDIR_SIZE), CORE_MMU_PGDIR_SIZE); -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GIC_BASE + GICC_OFFSET, GIC_BASE + GICD_OFFSET); } diff --git a/core/arch/arm/plat-stm/main.c b/core/arch/arm/plat-stm/main.c index bff2fb9ce68..c2bc86897ca 100644 --- a/core/arch/arm/plat-stm/main.c +++ b/core/arch/arm/plat-stm/main.c @@ -132,7 +132,7 @@ void plat_primary_init_early(void) io_write32(GIC_DIST_BASE + GIC_DIST_ISR1 + i, 0xFFFFFFFF); } -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GIC_CPU_BASE, GIC_DIST_BASE); } diff --git a/core/arch/arm/plat-stm32mp1/main.c b/core/arch/arm/plat-stm32mp1/main.c index f64ec2865c7..47677c8d4b1 100644 --- a/core/arch/arm/plat-stm32mp1/main.c +++ b/core/arch/arm/plat-stm32mp1/main.c @@ -151,7 +151,7 @@ service_init_late(init_console_from_dt); /* * GIC init, used also for primary/secondary boot core wake completion */ -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GIC_BASE + GICC_OFFSET, GIC_BASE + GICD_OFFSET); diff --git a/core/arch/arm/plat-sunxi/main.c b/core/arch/arm/plat-sunxi/main.c index 70a425cadd3..7f4215a194f 100644 --- a/core/arch/arm/plat-sunxi/main.c +++ b/core/arch/arm/plat-sunxi/main.c @@ -123,7 +123,7 @@ static inline void tzpc_init(void) #endif /* SUNXI_TZPC_BASE */ #ifndef CFG_WITH_ARM_TRUSTED_FW -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GIC_BASE + GICC_OFFSET, GIC_BASE + GICD_OFFSET); } diff --git a/core/arch/arm/plat-synquacer/main.c b/core/arch/arm/plat-synquacer/main.c index 7f5b331385f..d94aff33175 100644 --- a/core/arch/arm/plat-synquacer/main.c +++ b/core/arch/arm/plat-synquacer/main.c @@ -35,7 +35,7 @@ void console_init(void) register_serial_console(&console_data.chip); } -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(0, GIC_BASE + GICD_OFFSET); } diff --git a/core/arch/arm/plat-ti/a9_plat_init.S b/core/arch/arm/plat-ti/a9_plat_init.S index e9e6da2a9c6..067c5d4fd08 100644 --- a/core/arch/arm/plat-ti/a9_plat_init.S +++ b/core/arch/arm/plat-ti/a9_plat_init.S @@ -82,7 +82,7 @@ after_resume: mov r0, r5 bl init_sec_mon - bl primary_init_intc + bl boot_primary_init_intc mov r0, #TEESMC_OPTEED_RETURN_ENTRY_DONE mov r1, #0 diff --git a/core/arch/arm/plat-ti/main.c b/core/arch/arm/plat-ti/main.c index ddd7111046e..9d9e75dd1f3 100644 --- a/core/arch/arm/plat-ti/main.c +++ b/core/arch/arm/plat-ti/main.c @@ -34,7 +34,7 @@ register_phys_mem_pgdir(MEM_AREA_IO_SEC, GICD_BASE, GICD_SIZE); register_phys_mem_pgdir(MEM_AREA_IO_NSEC, CONSOLE_UART_BASE, SERIAL8250_UART_REG_SIZE); -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GICC_BASE, GICD_BASE); } diff --git a/core/arch/arm/plat-totalcompute/main.c b/core/arch/arm/plat-totalcompute/main.c index 55599355443..c3445c0c0bc 100644 --- a/core/arch/arm/plat-totalcompute/main.c +++ b/core/arch/arm/plat-totalcompute/main.c @@ -26,7 +26,7 @@ register_ddr(DRAM0_BASE, DRAM0_SIZE); register_ddr(DRAM1_BASE, DRAM1_SIZE); #ifndef CFG_CORE_SEL2_SPMC -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GIC_BASE + GICC_OFFSET, GIC_BASE + GICC_OFFSET); } diff --git a/core/arch/arm/plat-uniphier/main.c b/core/arch/arm/plat-uniphier/main.c index 74515204b2b..080dd83b972 100644 --- a/core/arch/arm/plat-uniphier/main.c +++ b/core/arch/arm/plat-uniphier/main.c @@ -35,7 +35,7 @@ register_ddr(DRAM1_BASE, DRAM1_SIZE); static struct serial8250_uart_data console_data; -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GIC_BASE + GICC_OFFSET, GIC_BASE + GICD_OFFSET); } diff --git a/core/arch/arm/plat-versal/main.c b/core/arch/arm/plat-versal/main.c index 5ea6a4d4f94..a140c94ad37 100644 --- a/core/arch/arm/plat-versal/main.c +++ b/core/arch/arm/plat-versal/main.c @@ -46,7 +46,7 @@ register_ddr(DRAM1_BASE, DRAM1_SIZE); register_ddr(DRAM2_BASE, DRAM2_SIZE); #endif -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GIC_BASE + GICC_OFFSET, GIC_BASE + GICD_OFFSET); } diff --git a/core/arch/arm/plat-vexpress/main.c b/core/arch/arm/plat-vexpress/main.c index 7c74fe3ba03..d2ab712d39b 100644 --- a/core/arch/arm/plat-vexpress/main.c +++ b/core/arch/arm/plat-vexpress/main.c @@ -47,7 +47,7 @@ register_ddr(DRAM1_BASE, DRAM1_SIZE); register_phys_mem_pgdir(MEM_AREA_IO_SEC, GICD_BASE, GIC_DIST_REG_SIZE); register_phys_mem_pgdir(MEM_AREA_IO_SEC, GICC_BASE, GIC_DIST_REG_SIZE); -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GIC_BASE + GICC_OFFSET, GIC_BASE + GICD_OFFSET); } @@ -61,7 +61,7 @@ void boot_secondary_init_intc(void) #endif /*CFG_GIC*/ #ifdef CFG_CORE_HAFNIUM_INTC -void primary_init_intc(void) +void boot_primary_init_intc(void) { hfic_init(); } diff --git a/core/arch/arm/plat-zynq7k/main.c b/core/arch/arm/plat-zynq7k/main.c index 7e8afa1bf4c..19f40c92f5e 100644 --- a/core/arch/arm/plat-zynq7k/main.c +++ b/core/arch/arm/plat-zynq7k/main.c @@ -141,7 +141,7 @@ void arm_cl2_enable(vaddr_t pl310_base) write_actlr(read_actlr() | (1 << 3)); } -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GIC_BASE + GICC_OFFSET, GIC_BASE + GICD_OFFSET); } diff --git a/core/arch/arm/plat-zynqmp/main.c b/core/arch/arm/plat-zynqmp/main.c index a7a0fdfa2ed..dcbf6869ddb 100644 --- a/core/arch/arm/plat-zynqmp/main.c +++ b/core/arch/arm/plat-zynqmp/main.c @@ -75,7 +75,7 @@ register_ddr(DRAM1_BASE, CFG_DDR_SIZE - 0x80000000); register_ddr(DRAM0_BASE, CFG_DDR_SIZE); #endif -void primary_init_intc(void) +void boot_primary_init_intc(void) { gic_init(GIC_BASE + GICC_OFFSET, GIC_BASE + GICD_OFFSET); } diff --git a/core/arch/riscv/kernel/boot.c b/core/arch/riscv/kernel/boot.c index e7dd8b26c03..16c424cefa4 100644 --- a/core/arch/riscv/kernel/boot.c +++ b/core/arch/riscv/kernel/boot.c @@ -115,7 +115,7 @@ __weak void plat_primary_init_early(void) } /* May be overridden in plat-$(PLATFORM)/main.c */ -__weak void primary_init_intc(void) +__weak void boot_primary_init_intc(void) { } @@ -144,7 +144,7 @@ void boot_init_primary_late(unsigned long fdt, IMSG("WARNING: Please check https://optee.readthedocs.io/en/latest/architecture/porting_guidelines.html"); } IMSG("Primary CPU initializing"); - primary_init_intc(); + boot_primary_init_intc(); init_tee_runtime(); call_finalcalls(); IMSG("Primary CPU initialized"); diff --git a/core/include/kernel/boot.h b/core/include/kernel/boot.h index 8b4c3d03fe2..5247ce66ba9 100644 --- a/core/include/kernel/boot.h +++ b/core/include/kernel/boot.h @@ -58,7 +58,7 @@ unsigned long boot_cpu_on_handler(unsigned long a0, unsigned long a1); void boot_init_secondary(unsigned long nsec_entry); #endif -void primary_init_intc(void); +void boot_primary_init_intc(void); void boot_secondary_init_intc(void); void init_sec_mon(unsigned long nsec_entry);