-
Notifications
You must be signed in to change notification settings - Fork 0
/
keyboard_to_bcd.par
215 lines (136 loc) · 8.2 KB
/
keyboard_to_bcd.par
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
Release 14.7 par P.20131013 (nt64)
Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved.
DESKTOP-SGSRO9L:: Wed May 22 23:42:01 2019
par -w -intstyle ise -ol high -t 1 keyboard_to_bcd_map.ncd keyboard_to_bcd.ncd
keyboard_to_bcd.pcf
Constraints file: keyboard_to_bcd.pcf.
Loading device for application Rf_Device from file '3s1200e.nph' in environment C:\Xilinx\14.7\ISE_DS\ISE\.
"keyboard_to_bcd" is an NCD, version 3.2, device xc3s1200e, package fg320, speed -5
Initializing temperature to 85.000 Celsius. (default - Range: -40.000 to 100.000 Celsius)
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.320 Volts)
INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
-x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
internal clocks in this design. Because there are not defined timing requirements, a timing score will not be
reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.
Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high".
Device speed data version: "PRODUCTION 1.27 2013-10-13".
Design Summary Report:
Number of External IOBs 15 out of 250 6%
Number of External Input IOBs 3
Number of External Input IBUFs 3
Number of LOCed External Input IBUFs 3 out of 3 100%
Number of External Output IOBs 12
Number of External Output IOBs 12
Number of LOCed External Output IOBs 12 out of 12 100%
Number of External Bidir IOBs 0
Number of BUFGMUXs 1 out of 24 4%
Number of Slices 280 out of 8672 3%
Number of SLICEMs 2 out of 4336 1%
Overall effort level (-ol): High
Placer effort level (-pl): High
Placer cost table entry (-t): 1
Router effort level (-rl): High
Starting initial Timing Analysis. REAL time: 2 secs
Finished initial Timing Analysis. REAL time: 2 secs
Starting Placer
Total REAL time at the beginning of Placer: 2 secs
Total CPU time at the beginning of Placer: 2 secs
Phase 1.1 Initial Placement Analysis
Phase 1.1 Initial Placement Analysis (Checksum:f29a044) REAL time: 2 secs
Phase 2.7 Design Feasibility Check
Phase 2.7 Design Feasibility Check (Checksum:f29a044) REAL time: 2 secs
Phase 3.31 Local Placement Optimization
Phase 3.31 Local Placement Optimization (Checksum:f29a044) REAL time: 2 secs
Phase 4.2 Initial Clock and IO Placement
Phase 4.2 Initial Clock and IO Placement (Checksum:dd690c44) REAL time: 3 secs
Phase 5.30 Global Clock Region Assignment
Phase 5.30 Global Clock Region Assignment (Checksum:dd690c44) REAL time: 3 secs
Phase 6.36 Local Placement Optimization
Phase 6.36 Local Placement Optimization (Checksum:dd690c44) REAL time: 3 secs
Phase 7.8 Global Placement
..........
.....
.............................
....................
.............................
Phase 7.8 Global Placement (Checksum:9da81996) REAL time: 6 secs
Phase 8.5 Local Placement Optimization
Phase 8.5 Local Placement Optimization (Checksum:9da81996) REAL time: 6 secs
Phase 9.18 Placement Optimization
Phase 9.18 Placement Optimization (Checksum:49ea8ec9) REAL time: 8 secs
Phase 10.5 Local Placement Optimization
Phase 10.5 Local Placement Optimization (Checksum:49ea8ec9) REAL time: 8 secs
Total REAL time to Placer completion: 8 secs
Total CPU time to Placer completion: 8 secs
Writing design to file keyboard_to_bcd.ncd
Starting Router
Phase 1 : 1902 unrouted; REAL time: 19 secs
Phase 2 : 1783 unrouted; REAL time: 19 secs
Phase 3 : 397 unrouted; REAL time: 20 secs
Phase 4 : 491 unrouted; (Par is working to improve performance) REAL time: 21 secs
Phase 5 : 0 unrouted; (Par is working to improve performance) REAL time: 23 secs
Updating file: keyboard_to_bcd.ncd with current fully routed design.
Phase 6 : 0 unrouted; (Par is working to improve performance) REAL time: 24 secs
Phase 7 : 0 unrouted; (Par is working to improve performance) REAL time: 44 secs
Phase 8 : 0 unrouted; (Par is working to improve performance) REAL time: 52 secs
Phase 9 : 0 unrouted; (Par is working to improve performance) REAL time: 52 secs
Phase 10 : 0 unrouted; (Par is working to improve performance) REAL time: 52 secs
Phase 11 : 0 unrouted; (Par is working to improve performance) REAL time: 52 secs
Phase 12 : 0 unrouted; (Par is working to improve performance) REAL time: 52 secs
WARNING:Route:455 - CLK Net:keyboard_0/debounce_clk/output may have excessive skew because
0 CLK pins and 6 NON_CLK pins failed to route using a CLK template.
Total REAL time to Router completion: 52 secs
Total CPU time to Router completion: 52 secs
Partition Implementation Status
-------------------------------
No Partitions were found in this design.
-------------------------------
Generating "PAR" statistics.
**************************
Generating Clock Report
**************************
+---------------------+--------------+------+------+------------+-------------+
| Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
+---------------------+--------------+------+------+------------+-------------+
| clk_BUFGP | BUFGMUX_X2Y11| No | 102 | 0.149 | 0.297 |
+---------------------+--------------+------+------+------------+-------------+
|keyboard_0/debounce_ | | | | | |
| clk/output | Local| | 12 | 0.301 | 2.520 |
+---------------------+--------------+------+------+------------+-------------+
* Net Skew is the difference between the minimum and maximum routing
only delays for the net. Note this is different from Clock Skew which
is reported in TRCE timing report. Clock Skew is the difference between
the minimum and maximum path delays which includes logic delays.
* The fanout is the number of component pins not the individual BEL loads,
for example SLICE loads not FF loads.
Timing Score: 0 (Setup: 0, Hold: 0)
Asterisk (*) preceding a constraint indicates it was not met.
This may be due to a setup or hold violation.
----------------------------------------------------------------------------------------------------------
Constraint | Check | Worst Case | Best Case | Timing | Timing
| | Slack | Achievable | Errors | Score
----------------------------------------------------------------------------------------------------------
Autotimespec constraint for clock net clk | SETUP | N/A| 7.814ns| N/A| 0
_BUFGP | HOLD | 0.842ns| | 0| 0
----------------------------------------------------------------------------------------------------------
Autotimespec constraint for clock net key | SETUP | N/A| 2.143ns| N/A| 0
board_0/debounce_clk/output | HOLD | 0.549ns| | 0| 0
----------------------------------------------------------------------------------------------------------
All constraints were met.
INFO:Timing:2761 - N/A entries in the Constraints List may indicate that the
constraint is not analyzed due to the following: No paths covered by this
constraint; Other constraints intersect with this constraint; or This
constraint was disabled by a Path Tracing Control. Please run the Timespec
Interaction Report (TSI) via command line (trce tsi) or Timing Analyzer GUI.
Generating Pad Report.
All signals are completely routed.
Total REAL time to PAR completion: 53 secs
Total CPU time to PAR completion: 52 secs
Peak Memory Usage: 4487 MB
Placement: Completed - No errors found.
Routing: Completed - No errors found.
Number of error messages: 0
Number of warning messages: 1
Number of info messages: 1
Writing design to file keyboard_to_bcd.ncd
PAR done!